Libros importados con hasta 50% OFF + Envío Gratis a todo USA  Ver más

menu

0
  • argentina
  • chile
  • colombia
  • españa
  • méxico
  • perú
  • estados unidos
  • internacional
portada modeling, verification and exploration of task-level concurrency in real-time embedded systems (in English)
Type
Physical Book
Language
English
Pages
456
ISBN
0792377370
ISBN13
9780792377375

modeling, verification and exploration of task-level concurrency in real-time embedded systems (in English)

Catthoor,Thoen (Author) · springer publishing map · Physical Book

modeling, verification and exploration of task-level concurrency in real-time embedded systems (in English) - catthoor,thoen

Physical Book

$ 161.04

$ 169.99

You save: $ 8.95

5% discount
  • Condition: New
It will be shipped from our warehouse between Monday, July 01 and Tuesday, July 02.
You will receive it anywhere in United States between 1 and 3 business days after shipment.

Synopsis "modeling, verification and exploration of task-level concurrency in real-time embedded systems (in English)"

the combination of vlsi process technology and real-time digital signal processing (dsp) has brought a break-through in information technology. this rapid technical (r)evolution allows the integration of ever more complex systems on a single chip. however, these technology and integration advances have not been matched by an increase in design productivity, causing technology to leapfrog the design of integrated circuits (ics). the success of these emerging `systems-on-a-chip (soc) can only be guaranteed by a systematic and formal design methodology, possibly automated in computer-aided design (cad) tools, and effective re-use of existing intellectual property (ip). in this book, a contribution is made to the modeling, timing verification and analysis, and the automatic synthesis of integrated real-time dsp systems. existing literature in these three domains is extensively reviewed, making this book the first to give a comprehensive overview of existing techniques. the emphasis throughout the book is on the support and guaranteeing of the real-time aspect and constraints of these systems, which avoids time consuming design iterations and safeguards the ever shrinking time-to-market. the proposed `multi-thread graph (mtg) system model features two-layers, unifying a (timed) petri net and a control-data flow graph. its unique interface between both models offers the best of two worlds and introduces an extra abstraction level hiding the operation-level details which are unnecessary during global system exploration. the formulated timing analysis and verification approach supports the calculation of temporal separation between different mtg entities as well as realistic performance metrics for highly concurrent systems. the synthesis methodology focuses on managing the task-level concurrency (i.e. task scheduling), as part of a proposed overall system design meta flow. it emphasizes performance and timing aspects (`timeliness), while minimizing processor cost overhead as driven by high-level cost estimators. the approach is new in the abstraction level it employs, and in its optimal hybrid dynamic/static scheduling policy which, driven by cost estimators, selects the scheduling policy for each behavior. at the low-level, rtos synthesis generates an application-specific scheduler for the software component. the proposed synthesis methodology (at the task-level) is asserted to yield most optimal results when employed before the hardware/software partition is made. at this level, the distinction between these two is minimal, such that all steps in the design trajectory can be shared, thereby reducing the system cost significantly and allowing tighter satisfaction of timing/performance constraints. from the foreword: this book is the first comprehensive treatment of software, and more general, system, generation (synthesis) techniques based on formal models. it can be used as a very valuable reference to understand the development of the field of embedded software design, and of system design and synthesis in general. the book offers an invaluable help to researchers and practitioners of the field of embedded system design. prof. alberto sangiovanni-vincentelli, edgar l. and harold h. buttner professor of electrical engineering and computer science , university of california, berkeley, chief technology advisor, cadence design systems.

Customers reviews

More customer reviews
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)

Frequently Asked Questions about the Book

All books in our catalog are Original.
The book is written in English.

Questions and Answers about the Book

Do you have a question about the book? Login to be able to add your own question.

Opinions about Bookdelivery

More customer reviews