Share
Low Power Dissipation in VLSI Circuits. A Study of Low Power VLSI Design Techniques (in English)
Arpita Patel
(Author)
·
Jigar Sarda
(Author)
·
Grin Verlag
· Paperback
Low Power Dissipation in VLSI Circuits. A Study of Low Power VLSI Design Techniques (in English) - Patel, Arpita ; Sarda, Jigar
$ 27.92
$ 34.90
You save: $ 6.98
Choose the list to add your product or create one New List
✓ Product added successfully to the Wishlist.
Go to My WishlistsIt will be shipped from our warehouse between
Thursday, August 01 and
Friday, August 02.
You will receive it anywhere in United States between 1 and 3 business days after shipment.
Synopsis "Low Power Dissipation in VLSI Circuits. A Study of Low Power VLSI Design Techniques (in English)"
Seminar paper from the year 2023 in the subject Engineering - Computer Engineering, grade: A, language: English, abstract: This book will discuss contemporary optimization techniques that aims low power dissipation in VLSI circuits. Since CMOS technology consumes less power it is a key technology for VLSI circuit design. With technologies reaching the scale of 10 nm, static and dynamic power dissipation in CMOS VLSI circuits are major issues. Dynamic power dissipation is increased due to requirement of high speed and static power dissipation is at much higher side now a days even compared to dynamic power dissipation due to very high gate leakage current and subthreshold leakage. Low power consumption is equally important as speed in many applications since it leads to a reduction in the package cost and extended battery life.
- 0% (0)
- 0% (0)
- 0% (0)
- 0% (0)
- 0% (0)
All books in our catalog are Original.
The book is written in English.
The binding of this edition is Paperback.
✓ Producto agregado correctamente al carro, Ir a Pagar.